Items related to High-level Estimation and Exploration of Reliability...

High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip (Computer Architecture and Design Methodologies) - Hardcover

 
9789811010729: High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip (Computer Architecture and Design Methodologies)

Synopsis

This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. 

"synopsis" may belong to another edition of this title.

About the Author

Dr.-Ing. Zheng Wang earned the Bachelor degree in physics from Shanghai Jiao Tong University (SJTU), China and Master degree in Electronic Engineering from Technische Universität München (TUM), Germany. From 2008 till 2009, he worked in the mobile sector of Infineon Technologies AG in Munich (currently Intel Mobile Communications). In 2010 he joined as a research associate in the Institute for Communication Technologies and Embedded Systems (ICE) of RWTH-Aachen University, Germany, where he obtained the PhD (Dr.-Ing.) in the year 2015. From 2015 till 2016, he worked in the Bio-inspired Reconfigurable Analog INtegrated (BRAIN) Systems Lab, Nanyang Technological University, Singapore in the field of neuromorphic ASIC and hardware security. In 2017 he joined the Center for Automotive Electronics, Shenzhen Institutes of Advanced Technology as an Assistant Professor.

Dr.-Ing. Wang's research interests include the design of digital processor and system, low
-power and error-resilient architecture, hardware platform of neuromorphic computing. During PhD, he has published 20+ papers in well-known international conferences (e.g. DAC, DATE, GLSVLSI, ISCAS, ISQED). The reliability-aware high-level synthesis tool flow developed by him was demonstrated in DAC'13 and DAC'14. He has participated several international research projects funded by European Union, German Research Foundation, and Singaporean and Chinese grant agencies. He has successfully taped-out one mixed-signal Extreme Learning Machine (ELM) processor with 65nm CMOS technology, which achieves the peak performance of 1.2TOPS/W.


From the Back Cover

This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.

"About this title" may belong to another edition of this title.

  • PublisherSpringer
  • Publication date2017
  • ISBN 10 9811010722
  • ISBN 13 9789811010729
  • BindingHardcover
  • LanguageEnglish
  • Edition number1
  • Number of pages217

Other Popular Editions of the Same Title

9789811093210: High-level Estimation and Exploration of Reliability for Multi-Processor System-on-Chip (Computer Architecture and Design Methodologies)

Featured Edition

ISBN 10:  9811093210 ISBN 13:  9789811093210
Publisher: Springer, 2018
Softcover

Search results for High-level Estimation and Exploration of Reliability...

Stock Image

Wang, Zheng; Chattopadhyay, Anupam
Published by Springer, 2017
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: Lucky's Textbooks, Dallas, TX, U.S.A.

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Condition: New. Seller Inventory # ABLIING23Apr0412070080005

Contact seller

Buy New

US$ 116.44
Convert currency
Shipping: US$ 3.99
Within U.S.A.
Destination, rates & speeds

Quantity: Over 20 available

Add to basket

Stock Image

Wang, Zheng; Chattopadhyay, Anupam
Published by Springer, 2017
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: California Books, Miami, FL, U.S.A.

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Condition: New. Seller Inventory # I-9789811010729

Contact seller

Buy New

US$ 144.00
Convert currency
Shipping: FREE
Within U.S.A.
Destination, rates & speeds

Quantity: Over 20 available

Add to basket

Stock Image

Wang, Zheng; Chattopadhyay, Anupam
Published by Springer, 2017
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: Ria Christie Collections, Uxbridge, United Kingdom

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Condition: New. In. Seller Inventory # ria9789811010729_new

Contact seller

Buy New

US$ 137.03
Convert currency
Shipping: US$ 16.33
From United Kingdom to U.S.A.
Destination, rates & speeds

Quantity: Over 20 available

Add to basket

Seller Image

Anupam Chattopadhyay
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover
Print on Demand

Seller: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Germany

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Buch. Condition: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. 220 pp. Englisch. Seller Inventory # 9789811010729

Contact seller

Buy New

US$ 127.88
Convert currency
Shipping: US$ 26.69
From Germany to U.S.A.
Destination, rates & speeds

Quantity: 2 available

Add to basket

Seller Image

Zheng Wang|Anupam Chattopadhyay
Published by Springer Singapore, 2017
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: moluna, Greven, Germany

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Condition: New. Seller Inventory # 119241143

Contact seller

Buy New

US$ 110.29
Convert currency
Shipping: US$ 56.85
From Germany to U.S.A.
Destination, rates & speeds

Quantity: Over 20 available

Add to basket

Seller Image

Anupam Chattopadhyay
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: AHA-BUCH GmbH, Einbeck, Germany

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Buch. Condition: Neu. Druck auf Anfrage Neuware - Printed after ordering - This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures. Seller Inventory # 9789811010729

Contact seller

Buy New

US$ 136.69
Convert currency
Shipping: US$ 35.38
From Germany to U.S.A.
Destination, rates & speeds

Quantity: 1 available

Add to basket

Seller Image

Anupam Chattopadhyay
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: buchversandmimpf2000, Emtmannsberg, BAYE, Germany

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Buch. Condition: Neu. Neuware -This book introduces a novel framework for accurately modeling the errors in nanoscale CMOS technology and developing a smooth tool flow at high-level design abstractions to estimate and mitigate the effects of errors. The book presents novel techniques for high-level fault simulation and reliability estimation as well as architecture-level and system-level fault tolerant designs. It also presents a survey of state-of-the-art problems and solutions, offering insights into reliability issues in digital design and their cross-layer countermeasures.Springer Verlag GmbH, Tiergartenstr. 17, 69121 Heidelberg 220 pp. Englisch. Seller Inventory # 9789811010729

Contact seller

Buy New

US$ 127.88
Convert currency
Shipping: US$ 63.83
From Germany to U.S.A.
Destination, rates & speeds

Quantity: 2 available

Add to basket

Stock Image

Wang, Zheng (Author)/ Chattopadhyay, Anupam (Author)
Published by Springer, 2017
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: Revaluation Books, Exeter, United Kingdom

Seller rating 5 out of 5 stars 5-star rating, Learn more about seller ratings

Hardcover. Condition: Brand New. 217 pages. 9.25x6.10x0.56 inches. In Stock. Seller Inventory # x-9811010722

Contact seller

Buy New

US$ 178.28
Convert currency
Shipping: US$ 13.63
From United Kingdom to U.S.A.
Destination, rates & speeds

Quantity: 2 available

Add to basket

Stock Image

Wang, Zheng, Chattopadhyay, Anupam
Published by Springer, 2017
ISBN 10: 9811010722 ISBN 13: 9789811010729
New Hardcover

Seller: Mispah books, Redhill, SURRE, United Kingdom

Seller rating 4 out of 5 stars 4-star rating, Learn more about seller ratings

Hardcover. Condition: New. New. book. Seller Inventory # ERICA79698110107226

Contact seller

Buy New

US$ 210.55
Convert currency
Shipping: US$ 34.07
From United Kingdom to U.S.A.
Destination, rates & speeds

Quantity: 1 available

Add to basket