Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: Lucky's Textbooks, Dallas, TX, U.S.A.
US$ 41.90
Convert currencyQuantity: Over 20 available
Add to basketCondition: New.
Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: California Books, Miami, FL, U.S.A.
Condition: New.
Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: Ria Christie Collections, Uxbridge, United Kingdom
US$ 44.34
Convert currencyQuantity: Over 20 available
Add to basketCondition: New. In.
Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: PBShop.store US, Wood Dale, IL, U.S.A.
PAP. Condition: New. New Book. Shipped from UK. THIS BOOK IS PRINTED ON DEMAND. Established seller since 2000.
Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: PBShop.store UK, Fairford, GLOS, United Kingdom
US$ 48.57
Convert currencyQuantity: Over 20 available
Add to basketPAP. Condition: New. New Book. Delivered from our UK warehouse in 4 to 14 business days. THIS BOOK IS PRINTED ON DEMAND. Established seller since 2000.
Published by LAP LAMBERT Academic Publishing Apr 2015, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Germany
US$ 43.19
Convert currencyQuantity: 2 available
Add to basketTaschenbuch. Condition: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -This book proposes design and architecture of a dynamically scalable dual-core pipelined processor. Methodology of the design is the core fusion of two processors where two independent cores can dynamically morph into a larger processing unit, or they can be used as distinct processing elements to achieve high sequential performance and high parallel performance. Processor provides two execution modes. Mode1 is multiprogramming mode for execution of streams of instruction of lower data width, i.e., each core can perform 16-bit operations individually. Performance is improved in this mode due to the parallel execution of instructions in both the cores at the cost of area. In mode2, both the processing cores are coupled and behave like single, high data width processing unit, i.e., can perform 32-bit operation. Additional core-to-core communication is needed to realise this mode. The mode can switch dynamically; therefore, this processor can provide multifunction with single design. Design and verification of processor has been done successfully using Verilog on Xilinx 14.1 platform. The processor is verified in both simulation and synthesis with the help of test programs. 68 pp. Englisch.
Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: moluna, Greven, Germany
US$ 41.21
Convert currencyQuantity: Over 20 available
Add to basketCondition: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Autor/Autorin: Kumar NishantI have done my M.Tech from NIT Bhopal and B.Tech with HONOURS from RTU Kota.At Present I am working on GPU(Graphical Processor Unit).My research area is VLSI architecture and image processingThis book proposes design.
Published by LAP LAMBERT Academic Publishing Apr 2015, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: buchversandmimpf2000, Emtmannsberg, BAYE, Germany
US$ 48.01
Convert currencyQuantity: 1 available
Add to basketTaschenbuch. Condition: Neu. This item is printed on demand - Print on Demand Titel. Neuware -This book proposes design and architecture of a dynamically scalable dual-core pipelined processor. Methodology of the design is the core fusion of two processors where two independent cores can dynamically morph into a larger processing unit, or they can be used as distinct processing elements to achieve high sequential performance and high parallel performance. Processor provides two execution modes. Mode1 is multiprogramming mode for execution of streams of instruction of lower data width, i.e., each core can perform 16-bit operations individually. Performance is improved in this mode due to the parallel execution of instructions in both the cores at the cost of area. In mode2, both the processing cores are coupled and behave like single, high data width processing unit, i.e., can perform 32-bit operation. Additional core-to-core communication is needed to realise this mode. The mode can switch dynamically; therefore, this processor can provide multifunction with single design. Design and verification of processor has been done successfully using Verilog on Xilinx 14.1 platform. The processor is verified in both simulation and synthesis with the help of test programs.Books on Demand GmbH, Überseering 33, 22297 Hamburg 68 pp. Englisch.
Published by LAP LAMBERT Academic Publishing, 2015
ISBN 10: 3659417882 ISBN 13: 9783659417887
Language: English
Seller: AHA-BUCH GmbH, Einbeck, Germany
US$ 48.01
Convert currencyQuantity: 1 available
Add to basketTaschenbuch. Condition: Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - This book proposes design and architecture of a dynamically scalable dual-core pipelined processor. Methodology of the design is the core fusion of two processors where two independent cores can dynamically morph into a larger processing unit, or they can be used as distinct processing elements to achieve high sequential performance and high parallel performance. Processor provides two execution modes. Mode1 is multiprogramming mode for execution of streams of instruction of lower data width, i.e., each core can perform 16-bit operations individually. Performance is improved in this mode due to the parallel execution of instructions in both the cores at the cost of area. In mode2, both the processing cores are coupled and behave like single, high data width processing unit, i.e., can perform 32-bit operation. Additional core-to-core communication is needed to realise this mode. The mode can switch dynamically; therefore, this processor can provide multifunction with single design. Design and verification of processor has been done successfully using Verilog on Xilinx 14.1 platform. The processor is verified in both simulation and synthesis with the help of test programs.