System Verilog Assertions and Functional Coverage
Mehta
Sold by Goodwill Books, Hillsboro, OR, U.S.A.
AbeBooks Seller since August 25, 2000
Used - Hardcover
Condition: Used - Very good
Quantity: 1 available
Add to basketSold by Goodwill Books, Hillsboro, OR, U.S.A.
AbeBooks Seller since August 25, 2000
Condition: Used - Very good
Quantity: 1 available
Add to basketMinimal signs of wear.
Seller Inventory # 3IIT5H0067SV_ns
This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures.
· Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics;
· Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies;
· Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies;
· Explains each concept in a step-by-step fashion and applies it to a practical real life example;· Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Ashok Mehta has been working in the ASIC/SoC design and verification field for over 20 years. He started his career at Digital Equipment Corporation (DEC) working as a CPU design engineer. He then worked at Data General, Intel (first Pentium design team) and after a route of a couple of startups, worked at Applied Micro and TSMC. He was a very early adopter of Verilog and participated in Verilog, VHDL, iHDL (Intel HDL) and SDF (standard delay format) technical subcommittees. He has also been a proponent of ESL (Electronic System Level) designs and at TSMC he released two industry standard Reference Flows that establish Reuse of Verification Environment from ESL to RTL. Lately, he has been researching 3DIC design verification challenges at TSMC which is where SystemVerilog Assertions played an instrumental role in stacked die SoC design verification.
Ashok earned an MSEE from University of Missouri. He holds 18 U.S. Patents in the field of SoC and 3DIC design verification."About this title" may belong to another edition of this title.
All books subject to prior sale. Books shipped via USPS Media Mail or Priority Mail. Extra postage required for heavy books and sets unless otherwise noted. Payment in U.S. dollars via VISA/MASTERCARD/DISCOVER. Sorry, we do not accept checks or money orders. Purchases may be returned within 14 days of receipt for refund; refund will be initiated upon receipt of returned book.
Goodwill Books
2920 SE Century Blvd
Hillsboro, OR 97123
gicwbook@gicw.org
Shipping costs are based on books weighing 2.2 LB, or 1 KG. If your book order is heavy or oversized, we may contact you to let you know extra shipping is required.
Order quantity | 5 to 14 business days | 3 to 6 business days |
---|---|---|
First item | US$ 3.99 | US$ 7.00 |
Delivery times are set by sellers and vary by carrier and location. Orders passing through Customs may face delays and buyers are responsible for any associated duties or fees. Sellers may contact you regarding additional charges to cover any increased costs to ship your items.