SystemVerilog for Hardware Description: RTL Design and Verification
Taraate
Sold by Majestic Books, Hounslow, United Kingdom
AbeBooks Seller since January 19, 2007
New - Hardcover
Condition: New
Quantity: 4 available
Add to basketSold by Majestic Books, Hounslow, United Kingdom
AbeBooks Seller since January 19, 2007
Condition: New
Quantity: 4 available
Add to basketVaibbhav Taraate is an entrepreneur and mentor at "Semiconductor Training @ Rs. 1". He holds a B.E. (Electronics) degree from Shivaji University, Kolhapur in 1995. He completed his M.Tech. (Aerospace Control and Guidance) in 1999 from IIT Bombay. He has over 18 years of experience in semi-custom ASIC and FPGA design, primarily using HDL languages such as Verilog and VHDL. He has worked with few multinational corporations as a consultant, senior design engineer, and technical manager. His areas of expertise include RTL design using VHDL, RTL design using Verilog, complex FPGA-based design, low power design, synthesis/optimization, static timing analysis, system design using microprocessors, high speed VLSI designs, and architecture design of complex SOCs.
"About this title" may belong to another edition of this title.
Returns accepted if you are not satisfied with the Service or Book.
Best packaging and fast delivery
| Order quantity | 14 to 45 business days | 5 to 10 business days |
|---|---|---|
| First item | US$ 8.51 | US$ 12.90 |
Delivery times are set by sellers and vary by carrier and location. Orders passing through Customs may face delays and buyers are responsible for any associated duties or fees. Sellers may contact you regarding additional charges to cover any increased costs to ship your items.